## Mohamad Katanbaf, Kun-Da Chu, Tong Zhang, Chenxin Su, and Jacques C. Rudell ntegration of discrete radios onto a single-silicon CMOS substrate [1]–[6], followed by commercialization of single-chip cellular, Bluetooth, and Wi-Fi radios [7]–[9], has shaped the wireless world that we live in today. Although integration of wireless transceivers with powerful microprocessors in very large systems on chip (SoCs) is currently commonplace in consumer electronics, the demand for lower power consumption, higher effective data rates, and higher network capacity continues to drive research on integrated radios. By some estimates, the demand for mobile data per volume area will increase 1,000× during the next decade, with end-user data rates increasing by as much as 10–100× [10]. Numerous efforts during the last 10 years have focused on methods to improve the data rate of mobile wireless devices. Research from diverse areas including communication theory, electromagnetics, and circuit/ device implementation techniques have shown significant progress toward increasing spectral efficiency and exploiting underutilized spectrum to achieve higher data rates. However, these methods typically come at the expense of added radio complexity, which implies higher costs and power consumption compared to existing systems. For example, multiple input/multiple output (MIMO) radios increase throughput by exploiting the spatial diversity offered by massively arraying transceiver elements. Millimeter-wave (mmwave) bands above 30 GHz have demonstrated multigigabit per second data rates [11] and will likely be better utilized with the evolution of 5G wireless standards. However, these systems suffer from high path loss and unfavorable propagation characteristics, which implies more complex radio hardware (phasedarray systems) that typically translates to higher power consumption [12]. Mohamad Katanbaf (katanbaf@uw.edu), Kun-Da Chu (kdchu@uw.edu), Chenxin Su (suc4 @uw.edu), and Jacques C. Rudell (jcrudell@uw.edu) are with the University of Washington, Seattle, United States. Tong Zhang (tongzhang@google.com) is with Verily Life Sciences, South San Francisco, California, United States. Digital Object Identifier 10.1109/MMM.2018.2880489 Date of publication: 11 January 2019 Full-duplex (FD) communication uses a single channel to both transmit and receive simultaneously and is another technique to achieve higher spectral efficiency that could be used as a standalone solution or as a way of complementing both MIMO and mm-wave transceivers [13]–[15]. Compared to traditional frequency-division duplex (FDD) systems, which use dedicated channels to transmit and receive, FD radios combine the two channels (Tx and Rx) into one common Tx/Rx band, thus freeing up one of the two bands for another user, which ideally increases the spectral efficiency by two times (Figure 1). Compared to traditional time-division duplex systems, where users only transmit or only receive at any given moment, FD systems increase the spectral efficiency up to two times by transmitting and receiving simultaneously. The bands from 100 MHz to 5 GHz represent the most favorable characteristics for wireless communication, due to the relatively low path loss and the reasonably small size of components used to implement transceiver building blocks (antennas, LC tanks, and transformers). However, these bands are completely occupied by communication applications that include emergency services (police and fire), cellular networks, media broadcast, and Wi-Fi. The value of the bands below 10 GHz was recently highlighted by a US\$8 billion acquisition of a 31-MHz band around 600-MHz frequency by T-Mobile [16]. If FD communication could be applied to all bands below 10 GHz, this would potentially translate to more than a trillion dollars in savings for carriers and end users. There are significant challenges when simultaneously transmitting and receiving on the same frequency, mainly the presence of a large interfering signal from the transmitter that is presented to the receiver input, which is often referred to as Tx self-interference (SI). This SI will degrade the signal-to-noise ratio (SNR) at the back end of the receiver, potentially eroding any improvement in spectral efficiency. Enabling an FD transceiver relies on cancellation techniques to suppress the Tx SI. These cancellation methods find use in other applications, including interference suppression in radar and cable modem systems. In fact, with the advent of DOCSIS 3.1 modems, FD transceivers are currently used by commercially available cable modems [17]. ### **FD System Overview** A key challenge in realizing an FD transceiver is the strong Tx output signal that appears as interference at the Rx input of the same transceiver (Figure 2). Before the desired received signal is demodulated in the Rx's digital back end (DBE), the interference should reside 10 dB below the noise floor at the Rx back end to limit the SNR degradation to 0.5 dB. The SI at the Tx output contains several nonidealities along with the linearly amplified and upconverted Tx baseband input signal. First, the circuits used for upconversion and amplification have a limited linearity, which results in unwanted harmonics and intermodulation products in the Tx spectrum. Also, the quantization noise of the Tx digital–analog converter (DAC), in addition to the noise contributed by any active circuits along the Tx signal path, contributes to broadband noise in the Tx spectrum. Finally, the phase noise of the local oscillators (LOs) used for up-/downconversion will potentially degrade the achievable SI cancellation [18]. The three basic components associated with undesired Tx SI consist of 1) the modulated carrier at the Tx output, 2) the broadband noise generated by the Tx signal path, and 3) interference generated by the nonlinearities in the Tx resulting in intermodulation components and spectral regrowth. The flow of Tx SI in both the Tx and Rx signal paths is shown conceptually in Figure 2. To illustrate the impact of intermodulation around the carrier, two tones are shown as they pass through the transmitter and back to the receiver. This will become particularly important in future multicarrier systems where the in-band subcarriers can intermodulate with each other, creating distortion products around the signal bandwidth. This intermodulation then appears with both the Tx noise and the transmitted modulated signal to present a source of interference to the receiver. Thus, the challenge of Tx SI cancellation is not only confined to simply canceling the modulated signal produced by the Tx but also the distortion and noise components generated along the Tx signal path. This ultimately limits the amount of SI suppression that can be performed by using purely the DBE as a reference source. SI cancellation techniques can be generally divided into three domains: Tx-to-Rx air interface (multiple antennas, circulators, and duplex filters), cancellation in the RF and analog front end (AFE), and SI suppression using the DBE. Ultimately, the goal is to suppress as much of the Tx SI (including the intermodulation, Tx circuit noise, and phase noise) before the desired received signal is demodulated at the receiver back end. Future implementation of FD radios will likely accomplish this cancellation task by implementing **Figure 1.** A conceptual diagram illustrating the improvement in spectral efficiency in FD communication as compared to more traditional FDD. cancellation functions in each of the three domains shown in Figure 3. Each domain could contain multiple components that perform cancellation. For example, the radio AFE may have multiple cancellation paths that tap off different points in the transmitter, from the baseband up to the power amplifier (PA) output. Likewise, the output of the cancellation paths could be injected into various points along the Rx path. The radio air interface, often considered as the antenna(s) with a circulator or filter, will comfortably supply 20 dB of Tx-to-Rx isolation before the Tx SI hits the radio receiver AFE input. From an Rx linearity performance perspective, it is better to provide some level of cancellation as close to the antenna as possible. Similarly, the origin of the cancellation path is influenced by which SI components are being suppressed. For example, if the noise and nonlinearities generated by the Tx are to be suppressed, the cancellation path should start later in the Tx chain (ideally at the PA output). Finally, digital cancellation can be employed to suppress any residual carrier signal. Different Tx-to-Rx isolation techniques can be found throughout the literature, e.g., two or more distanced 24 antennas [19]-[22], dual-polarized or phased-array antennas [23]-[25], circulators [26]-[29], and electrical balance duplexers (EBDs) [30]-[33] (Figure 4). The Tx-to-Rx isolation in a two-antenna system depends on the antenna separation and the orientation of the antennas [34], [35]. Although using two antennas, one dedicated for the Tx and the other for the Rx, could provide a higher Tx-to-Rx isolation by increasing their separation [24], this would also imply more space and a higher-cost solution, which is undesirable for consumer handheld devices. An alternative strategy for the air interface of FD transceivers would be the use of a single antenna for both Tx and Rx, coupled with the use of a circulator, which is a three-port device characterized by nonreciprocal paths that allows signals to flow in one direction (Tx-to-antenna, antenna-to-Rx, and Rx-to-Tx) while providing a high isolation in the reverse path (e.g., Tx-to-Rx, Rx-to-antenna, and antenna-to-Tx). As an example, ferrite circulators use magnetic materials [26] to provide a wideband (>80 MHz) Tx-to-Rx isolation with high Tx power-handling capability (>25 dBm) and minimal insertion loss (<0.3 dB) [27]. However, these devices typically occupy a large **Figure 2.** The Tx leakage and reflections appear as SI in the receiver of an FD transceiver. The SI signal and nonidealities generated in Tx should be suppressed at least 10 dB below the Rx noise floor to have a minimal impact on Rx noise figure (NF). BB: baseband. footprint. Integrated CMOS circulators that show significant promise have been proposed recently [36]. They exploit the time-variance characteristic of N-path filters to break the on-chip reciprocity. A recent version of this device has the ability to handle +8-dBm signal supplied by the transceiver [36]. An alternative implementation approach to realize a circulator-like function is an EBD, which is based on a hybrid transformer [32] [Figure 4(c)]. EBDs can be integrated with the rest of the transceiver on the same silicon substrate and show promise toward achieving very high linearity (>70 dBm [37]), thus allowing their use with high-output power signals from a Tx. However, EBDs suffer from a high inherent insertion loss [32] due to reciprocal properties that translate to a minimum insertion loss of 3 dB in both the Tx and Rx signal paths. Also, similar to other single-antenna FD systems, to maintain a high Tx-to-Rx isolation, the balancing impedance must be tuned dynamically in response to antenna impedance changes [38], where the tuning circuitry has the potential to degrade the linearity performance. The mentioned Tx-to-Rx isolation methods differ from each other in size, depth of suppression, isolation bandwidth, power-handling capability, linearity, and insertion loss, all of which are currently being explored by researchers in the RF community. There are a number of considerations that must be taken into account when implementing any circuitry to perform RF/analog cancellation [39]. In general, an ideal integrated Tx SI canceler would possess the following characteristics: - introduce minimal noise in the Rx signal path, particularly if the SI mitigation component is placed prior to the low-noise amplifier (LNA) - be highly linear, especially any cancellation/filtering blocks past the PA - occupy minimal silicon area, implying minimum use of inductors and transformers - present negligible loading (high impedance) to the Tx/PA output, which minimizes any output power loss and efficiency degradation - have minimal sensitivity to packaging and electromagnetic interference effects. From the perspective of maximizing the Tx-to-Rx isolation, it is most beneficial to capture the entire Tx spectrum as close to the antenna as possible (PA output) to include the modulated signal centered at the **Figure 3.** The categorization of SI cancellation methods in FD transceivers: Tx–Rx air interface, RF and AFE cancellation, and digital cancellation in the DBE. **Figure 4.** The different Tx-to-Rx isolation methods: (a) two antennas, (b) a circulator, (c) an EBD [32], and (d) a dual-polarized antenna [23]. carrier frequency as well as the noise and nonlinearities generated by the Tx/PA. Likewise, the point of injection for the cancellation signal should be as close to the Rx input as possible to reduce the required linearity and blocking performance of subsequent blocks in the Rx chain. Therefore, to enhance the Tx-to-Rx isolation, some level of SI suppression should be performed between the Tx output and Rx input (Figure 5). Numerous efforts have explored methods to mitigate Tx leakage signals that track the SI over a broad bandwidth by synthesizing a frequency response in the cancellation path [40]. Feedforward cancelers, e.g., [29], [41], [42], copy the Tx output and inject an amplitude-adjusted and phase-rotated signal into the Rx signal path. In [22], a second-order $G_m$ -C N-path filter was used to perform frequency domain equalization. An alternative method synthesizes an inverse leakage signal at the LNA input using a current DAC [43]. However, for applications requiring high Rx sensitivity, the DAC noise will likely degrade the Rx sensitivity (see Figure 5). Other SI suppression techniques include passive vector modulator downconversion mixers [44], baseband Hilbert transform equalization [45], integrated high-Q passive filters using bond wires [46], transformer coupling [47], polyphase filters [48], active bandpass sink filters [49], a least-mean-squares adaptive filter [50], a mixer-first FD LNA [51], a harmonic-reject PA to suppress out-of-band SI [52], and an LC phase-shift network [53]. However, these approaches typically rely on some resonant circuitry that delivers a relatively narrow-band solution. After Tx SI cancellation is performed at the air interface and AFE, digital cancellation can be employed to further suppress the SI signal to levels below the Rx noise floor. A sufficient analog–digital converter (ADC) dynamic range is required to capture the SI as well as desired signal, with enough resolution to cancel the former and demodulate the latter. Digital cancelers use the original transmitting data together with channel model estimates to cancel the Tx residual signal in the Rx baseband. These residual signals could originate from linear and nonlinear parts of the Tx signal as well as signals generated in the circulator, canceler, or Rx due to the Tx data. Several efforts achieve high digital cancellation, particularly by accurately modeling the nonlinearity of **Figure 5.** The suggested techniques to perform wideband SI cancellation, including an N-path filter [22], DAC-based cancellation [43], and analog FIR [29]. the Tx signal path [54]-[58]. In [54], a general nonlinear model that considers up to an 11th-order nonlinearity of the Tx signal is used to achieve 48-dB digital cancellation. In [55], a parallel Hammerstein model is used to address the nonlinearity generated by a low-cost PA. It achieves 25-dB linear digital cancellation and 8.5-dB nonlinear digital cancellation. In [56], three nonlinearity cancellation techniques—reconstruction, auxiliary Rx path, and precalibration were simulated for different wireless channel coherence times and compared to linear cancellation. The achievable digital cancellation is limited by the Tx and Rx impairments, such as Tx/Rx nonlinearities, DAC/ADC dynamic range, phase noise, and environmen- tal reflections. The effect of these impairments can be lumped into the Tx error vector magnitude, which sets a high limit for achievable digital SI cancellation [24]. Note that a cancellation signal derived from the TX DBE will not include all the noise generated by the TX AFE (phase noise, in-band thermal noise, PA noise, etc.); thus, all the noise produced by the TX AFE will be coupled into the receiver without cancellation. Table 1 analyzes several commercial wireless standards in terms of RF/analog canceler requirements for FD operation without significant SNR loss [59]–[61]. For each standard, channel bandwidth is extracted from the standard, and practical numbers are assumed for the Tx maximum output power and the Rx NF. The required SI suppression is calculated based on (1): required SI can = $$Tx_{Power} - Rx_{noisefloor} + margin.$$ (1) A 10-dB margin is assumed to calculate the values in Table 1. As can be seen in the table, standards with higher Tx output power and narrower channel bandwidths require more SI cancellation. For example, such cellular standards as LTE require almost 140 dB of SI cancellation, whereas Wi-Fi may demand as much as 125 dB, and such short-range standards as Bluetooth only demand 115 dB of SI suppression. Signal strength at different points along the Rx chain depends on the achieved Tx leakage suppression and the Rx gain distribution. To calculate linearity requirements for the Tx, Rx, and RF canceler, achievable interface isolation, digital linear and nonlinear cancellations, and RF cancellation are assumed for an FD transceiver based on recent advances. Equations (2)-(4) are used to calculate the required linearity in terms of third-order intercept point (IIP3) for the Tx, Rx, and RF canceler (assumed to be connected between the Tx output and Rx input): TABLE 1. The SI cancellation and linearity requirements for FD transceiver implementation of selected commercial standards. | Standard | BLE* | Wi-Fi | GSM | WCDMA | LTE | |-------------------------------|--------|-------|--------|--------|--------| | Channel bandwidth (MHz) | 1.0 | 40.0 | 0.2 | 5.0 | 5.0 | | Tx max power (dBm) | 4.0 | 20.0 | 30.0 | 24.0 | 23.0 | | Assumed Rx NF (dB) | 14.0 | 4.0 | 10.0 | 5.0 | 4.0 | | Rx noise floor (dBm) | -100.0 | -94.0 | -111.0 | -102.0 | -103.0 | | Required SI suppression (dB) | 114.0 | 124.0 | 151.0 | 136.0 | 136.0 | | Required Tx OIP3 (dBm) | 18.0 | 34.0 | 44.0 | 38.0 | 37.0 | | Required canceler IIP3 (dBm)+ | 38.5 | 59.5 | 83.0 | 69.5 | 68.5 | | Required Rx IIP3 (dBm) | -31.5 | -10.5 | 13.0 | -0.5 | -1.5 | | *Power class II | | | | | | +Assumed to be connected between Tx output and Rx input. required Tx OIP3 = $$1.5 \times$$ Tx max power $-0.5 \times$ (interface isolation + RF cancellation + nonlinear digital cancellation - Rx<sub>noisefloor</sub> + margin), (2) required canceler IIP3 = $1.5 \times$ Tx max power $-0.5$ × (interface isolation + nonlinear digital cancellation - Rx<sub>noisefloor</sub> + margin), (3) required Rx IIP3 = $1.5 \times (Tx \text{ max power})$ - interface isolation Rf cancellation) -0.5 (nonlinear digital cancellation $-Rx_{noisefloor} + margin$ ). The required linearity values in Table 1 are calculated based on an assumed interface isolation equal to 25 dB, digital linear cancellation equal to 48 dB [54], nonlinear digital cancellation equal to 20 dB [54], and RF cancellation equal to 30 dB [62], with the margin set to 10 dB. As expected, cellular standards with higher maximum output power have higher linearity requirement compared to lower power standards. Also, it can be seen that the canceler has the stringent linearity requirement. Any nonlinearity in Tx output is suppressed by air interface, the RF canceler, and nonlinear digital cancellation in the baseband, so higher nonlinearity levels at the Tx output can be tolerated. The Rx nonlinearity requirement is relaxed due to the fact that the leakage signal power at the Rx input is suppressed by the air interface and the RF canceler. However, the signal power at the RF canceler input is very high because it is connected to the PA output; at the same time, its output is connected to the Rx input. Thus, a modest nonlinearity generated at the RF canceler output will degrade the Rx SNR. ### **Example of Single-Chip FD Transceiver** A transceiver with a dual-point injection feedforward canceler and EBD is described in this section. This device achieves a deep SI cancellation (>70 dB) over wide bandwidth (>40 MHz) using three Tx SI suppression blocks (Figure 6). The first SI cancellation component that acts as the air interface is the EBD, where the PA output current splits and flows into different directions toward the antenna port and impedance balancing port. The balancing impedance port should be connected to the same impedance as seen by the antenna port. Due to the symmetry, current flows equally from the center tap in the two coils, emerging at the antenna and balance ports. The two coils generate equal magnetic flux with the opposite polarity, effectively canceling each other in the secondary coil (Rx side). Two RF feedforward analog cancelers, both of which have their inputs attached to the Tx output matching network, further suppress the Tx SI in the Rx chain. The first RF canceler resides between the PA output and the LNA input, with the primary function of sufficiently reducing the Tx SI power to prevent saturation in the Rx front end. The second RF canceler additionally suppresses the remaining SI signal with an injection point at the LNA–Rx downconversion mixer interface (Figure 6). This relaxes the linearity demand on the Rx downconversion mixers and filters in the analog baseband and obviates the need for complex in-phase/quadrature auxiliary downconversion mixers and the analog finite-impulse response (FIR) filters as in [29]. The filters in the RF feedforward cancelers can be set to suppress the Tx carrier and/or noise when in FDD mode, independent of the Rx and Tx carrier frequencies. Each analog canceler is made up of a five-tap analog FIR filter, where each tap includes a delay line and a variable gain amplifier (VGA; see Figure 6). Adding more taps to the FIR filter would increase the SI cancellation bandwidth. However, it would also degrade the Rx NF [63]. Passive resistor-capacitor based first-order all-pass filters are used in each tap to generate the true-time delay. The VGA is implemented using the inverter-based amplifier. Each of the VGA taps has 7-b gain control with one additional bit that determines the signal polarity. An additional bit in the VGA will provide 6 dB more dynamic range and better cancellation. However, this also has the undesired effect of reducing the output impedance of the canceler by half, which loads the LNA input, thus increasing Rx input insertion loss. A push-pull buffer stage was added between each tap delay to minimize the loading effects of later stages. The current outputs of different taps are summed with the ac signal coming from the Rx input (antenna) in the current domain. February 2019 Figure 6. The improved dual-injection path canceler with EBD to allow both FD and FDD operation. IEEE microwave magazine The upconversion mixer, LO dividers/drivers, PA predriver, and a class-AB PA form the Tx chain. The Rx signal path includes a Gm-based LNA that converts the received signal into a current, a passive mixer followed by a baseband transimpedance amplifier, and an integer-N synthesizer. Both the integrated EBD and a transformer at the PA output eliminate the need for off-chip RF components, including a circulator and RF baluns. The balancing impedance is implemented off chip for tunability purposes and to achieve a high linearity. A one-to-three transformer is placed after the PA to translate the 50- $\Omega$ impedance of the antenna down to $6~\Omega$ , which is the optimum resistance for the PA output. A two-to-four-turns ratio EBD converts the single-ended input to a differential signal and provides the LNA noise matching. The LNA is implemented with a current-reuse Gm stage, which provides a current-mode output to drive the passive downconversion mixers. The feedforward cancelers only cancel the differential mode Tx SI and have no effect on any common mode leakage through the EBD. To provide a first-order rejection of any common mode signals generated by the EBD, both PMOS and NMOS tail currents are utilized in the LNA [64]. This transceiver chip was fabricated in TSMC's 6 L 40-nm LP CMOS process with a die size of 4 mm<sup>2</sup> and consumes 106 mW (without PA) (Figure 7). The EBD occupies an area of 0.23 mm<sup>2</sup>, whereas both RF cancelers occupy an area of 0.12 mm<sup>2</sup>. To close the filter adaptation loop, an Altera Cyclone III field-programmable gate array (FPGA) with 14-b ADC/DACs operating at 100 MHz is used to find optimal codes for the canceler weights in real time with a gradient descent algorithm (Figure 8). The on-chip SI cancellation is tested by applying a 20-/40-/80-MHz orthogonal frequency-division multiplexing (OFDM) multicarrier 64 quadrature amplitude modulation (QAM) modulated signal, and the 72.8-/70.1-/65.2-dB difference in channel power (maximum 77.6 dB from a single-tone sweep) is measured with an integration bandwidth of 22/45/85 MHz, respectively (Figure 9). A more through description of this chip is given in [62], while the key data are summarized in Table 2. # Future FD Radios—Confronting SI with Multiple Environmental Reflections In a practical usage scenario, when FD transceivers are used in either an indoor or outdoor environment, there are multiple leakage paths from the Tx output to Rx input, where each leakage path has a different associated time delay. All of the paths together form the total SI presented to the Rx. The first component of SI results from a direct coupling path through the board or chip substrate. Because of the immediate vicinity of the Tx relative to the Rx, this coupling path has the shortest delay to the Rx input, as compared to other SI components. The second large response is attributed to a quick reflection at the antenna interface, which is the result of an impedance mismatch between the antenna and its driver. The signal strength of the antenna reflection depends on the matching accuracy and varies as the antenna impedance changes due to user interaction or environmental changes (e.g., as the handheld moves relative to the user's head); the antenna impedance varies, as does the amplitude of the reflected SI. Finally, a third major component to the Tx SI is attributed to what is commonly called *environmental reflections*, which result from the Tx signal reflecting off nearby (several meters away) objects. The power, delay, and channel response of these reflections depend on the propagation characteristics and the material associated with the reflection. Although environmental reflections have lower power than the signals due to direct leakage and antenna mismatch, they could have much longer delays, on the order of several hundreds of nanoseconds, for a typical indoor environment [65]. To characterize the SI power as a function of time (i.e., delay), the leakage channel time-delay profile should be characterized [35], [66]. As an example, the environmental reflection power for a 0-dBm signal at 2.4–2.5 GHz through a discrete circulator (Meca Electronics #CS-2.500, 2.3–2.7 GHz) was characterized with measurements in different environments (Figure 10). The direct leakage path and antenna mismatch are combined to form the first peak. There is a wide variation both in the amplitude and delay of various coupling paths, including the antenna and environmental reflections. The **Figure 7.** A die photo of the improved dual-injection-path radio with EBD implemented in a 40-nm TSMC CMOS process. **Figure 8.** The test setup, which includes an FPGA board to emulate the digital baseband and perform real-time calibration. **Figure 9.** The measured SI cancellation using IEEE 802.11 (OFDM multicarrier) sample packets with different bandwidths: (a) at 40-MHz bandwidth (with Tx = 4 dBm at the antenna) and (b) at 80 MHz bandwidth (with Tx = 4 dBm at the antenna). BW: bandwidth; RBW: resolution BW. | TABLE 2. A comparison of recently published FD transceivers and components, including circulators. | scently published | FD transceivers | and compon | ents, including | g circulators | Š. | | | | | |----------------------------------------------------------------------------------------------------|-------------------------------------------------|---------------------------------------------|--------------------------------------------------|---------------------------|------------------|--------------------------------------------------|---------------------------------|--------------------------------------------------|----------------------------------------|----------------------------------------------------------------------| | Architecture | Cancellation<br>Current-<br>Steering<br>DAC[43] | Frequency<br>Domain<br>Equalization<br>[22] | On-Chip<br>Circulator +<br>Duplexing<br>LNA [36] | EBD + SAW<br>Filter [30] | EBD + Rx<br>[33] | SIC VM<br>Downmixer<br>+ Mixer-<br>First Rx [18] | Transformer<br>Coupling<br>[39] | Polyphase<br>Filter +<br>Active Gm<br>Stage [48] | Dual Path<br>+ Adaptive<br>Filter [29] | EBD +<br>Double-<br>Adaptiv<br>Filter [6 | | Technology | 65 nm | 65 nm | 65 nm | 0.18 mm SOI | 28 nm | 65 nm | 40 nm | 40 nm | 40 nm | 40 nm | | Frequency range (GHz)<br>Tx SI | 1.0–1.8 | 0.8–1.4 | 0.61-0.975 | 0.7–1.0 | 1.7–2.1 | 0.15–3.5 | 1.8–2.4 | 2.4 | 1.7–2.2 | 1.6–1.9 | | Txto-Rx:. isolation (dB) | 0 | 30–50 | 40e | 50 | 40 | 25 | 50 | 20–30 | 30–35 | 39ª | | | No external<br>isolation | External circulator two antenna | On-chip<br>circulator | On-chip EBD | On-chip<br>EBD | Two antenna | External<br>duplex filter | External circulator two antenna | External | On-chip I | | Total on-chip SIC<br>Depth (dB)/bandwidth<br>(MHz) | 50/20 | 20/25 (15) <sup>h</sup> | 40/20 | 50/10 (SAW)<br>50/2 (EBD) | 45/14 | 21/16 | 20/3.84 | 30/4 | 50/42 | 72.8/20 <sup>b</sup><br>70.1/40 <sup>c</sup><br>65.2/80 <sup>d</sup> | | Rx gain (dB) | 6–18 | 27-42 | 28 | 7.5 | 35 | 24 | 18 | 45 | 36 | 42 | | NF (dB) | 7.6 | 4.8 | 6.3 | 7.6 | 6.7 | 10.3-12.3 | 2 | 4.5 | 4 | 8.0 (EBD | | SIC NF degradation (dB) | 17 | 1.1–1.5 | 1.7 | N/A | N/A | 4 | 0.1 | 9.0 | 1.5 | 1.6 | EBD e-RF ve 62] PLL: phase lock loop; SIC: self-interference cancellation; SOI: SI on insulator; With vector modulator. With vector modulator. With vector modulator. \*\*Measured channel power difference with 20-MHz 64 QAM and 22-MHz integration bandwidth. \*\*Measured channel power difference with 40-MHz 64 QAM and 45-MHz integration bandwidth. \*\*Measured channel power 20 MHz. \*\*Antenna interface. \*\*Maximum TX power leakage is 12.6 dBm. \*\*Measurement with an antenna pair, 15-MHz bandwidth, 0.9-1.2-dB NF deg. is with one filter, 25-MHz integration bandwidth, 0.9-1.2-dB NF deg. is with two filters. \*\*Power including 0-47-mW Cm cells and 44-mW LO for one buffer. February 2019 IEEE microwave magazine D 5.6) <sup>2</sup>C <sup>2</sup>C 0.12 (RF\*2) 14.3 (RF\*2) 0.349 (RF+BB) 11.5 (RF+BB) 36 (RF)/34.5 (BB) N/A 0.015 0 (passive) N/A 1-10 N/A 0 (passive) > 0 (passive) N/A 36<sup>f</sup> N/A 44-91<sup>i</sup> $(0.9-1.2)^{h}$ N/A ×× N/A N/A<sup>g</sup> 09 SI Circuitry power (mW) Canceler IIP3 (dBm) Canceler area (mm²) N/A $\mathbb{A}^{\mathbb{N}}$ 15 10 11 Yes 2 8 N/A N/A 2 2 No Yes 2 2 2 2 2 2 2 2 2 30 3.6 ₹ × Z 24 8 X 30 X X X X X X X X ĕ.N Tx-ANT path IIP3 (dBm) N N Yes Max Tx operating power (dBm) Tx SI to Rx LO suppression (dB) Integrated Tx upconversion path Yes 3.9 Integrated PA Integrated PLL Active area (mm²) 31 15 Yes Yes No 1.93 9 longer delays are typically associated with the environmental reflections, and naturally their power drops as their delay increases. The measured attenuation over time can be used to derive the required RF/analog and digital SI cancellation as a function of time delay. The SI power at any instance of time is equal to the sum of $Tx_{power}$ and the attenuation. The required analog and digital SI cancellation is determined from the difference between the SI power and Rx noise floor plus margin. This difference is plotted in Figure 11 for a Tx power of 10 dBm and an Rx noise floor of -94 dBm. The required analog and digital cancellation is more than 90 dB for the leakage signal and drops for signals with longer delays: required SI can(t) = $$Tx_{Power}$$ + attenuation(t) - $Rx_{noisefloor}$ + margin. (5) In the digital domain, longer delays can be synthesized more easily than in the analog domain by simply holding values in a digital memory. Therefore, SI signals with longer delays are easier to address in the digital domain. However, as discussed in the "FD System Overview" section, the maximum achievable digital cancellation is limited by Tx/Rx nonidealities. To achieve a delayed-SI cancellation beyond what is possible using the radio DBE, some level of cancellation in the AFE must be employed. The required AFE cancellation can be calculated by subtracting the achievable digital cancellation from the total required cancellation, assuming that the maximum cancellation that can be achieved by the radio's digital baseband is 48 dB [54] and the suppression is independent of time (Figure 11). Higher digital cancellation would relax 0 500- $\Omega$ Termination Circulator Office Atrium Attenuation -20 Hallway — Chamber Tx-Rx Attenuation (dB) Direct Leakage and 40 Antenna Mismatch Environmental -60 Reflections -80 -100 -120<sub>0</sub> 50 150 200 250 100 Time (ns) **Figure 10.** The various reflections measured as a function of arrival time using a Meca Electronics #CS-2.500 circulator. the required AFE cancellation, given the condition that the Rx front end does not go into saturation. The AFE described in the "FD System Overview" section mainly targets SI resulting from short-delay reflections that have a higher power associated with them. However, the SI due to longer delayed environment reflections is more challenging to address in the AFE, mainly because synthesizing a longer delay on chip is less practical to implement. As mentioned in the "FD System Overview" section, both the RF and the analog cancelers match the SI delay and amplitude before injecting a cancellation signal in the Rx signal path. The power or delay mismatch between the canceler path and the SI would decrease the AFE cancellation. To investigate the effect of delay mismatch, a model as shown in Figure 12 is simulated. This model uses a single delayed ( $\tau_e$ ) version of Tx output as the SI, whereas the canceler is a weighted sum of two fixed delays equal to $\tau_f$ and $\tau_f + Tc/4$ , where Tc is the carrier period. The weights $w_1$ and $w_2$ are truncated to 12 b, and the input signal has 1-/5-/40-MHz channel bandwidth centered at 2.4 GHz. Figure 12(b) shows that this single-tap architecture with two fixed delays, separated in time by 104 ps, can provide 20-/12-/6-dB cancellation for the 40-MHz modulated SI with 2-/5-/10-ns delay mismatch. The SI cancellation drops as the delay mismatch and signal bandwidth increase, i.e., the SI cancellation is inversely proportional to the ratio of delay mismatch over symbol time. This result is intuitive because delay mismatch over symbol time ratio determines the portion of time that both the SI signal and the canceler signal convey the same symbol information. The case of multitap cancelers and multiple delayed SI signals is examined in more detail in [67]. **Figure 11.** The required SI cancellation for a transceiver with 20-dBm Tx output power and -94-dBm sensitivity using the Meca Electronics #CS-2.500. ieee microwave magazine For a 40-MHz signal in Figure 12(b), the SI cancellation from the single-tap analog canceler falls faster than the required AFE SI cancellation shown in Figure 11. Thus, a single-tap canceler fails to achieve the required analog cancellation for every delayed SI. Instead, a multitap AFE canceler with different $\tau_f$ for each tap must be employed [Figure 13(a)]. The total achievable analog and digital cancellation by the multitap system is shown conceptually in Figure 13(b) (black curve), where multiple copies of cancellation achieved with a single-tap canceler are added together and used to provide enough cancellation for a broad range of time delays. The $\tau_f$ associated with different taps is positioned in time to force the valleys of total cancellation contributed between each tap to be above the desired cancellation (dashed curve in Figure 13). As mentioned previously, the required SI cancellation versus time is changing, i.e., more SI cancellation is required for stronger leakage with shorter delays as compared to SI with longer delays. From Figure 13, it becomes evident that the time delays associated with various delays (differences in $\tau_f$ ) are not uniform. The need for a multitap RF/analog canceler with delays as long as tens of nanoseconds highlights two challenges for future integrated FD transceivers. The first challenge relates to the implementation of long delays on chip. Printed circuit board traces and/or cables are used in [54] and [55] to generate multinanosecond delays that are impractical for integration on chip because of the physical component sizes. In [68] and [69], a Gm-C APF and LC delay lines are used, respectively, to generate subnanosecond delays at gigahertz frequencies. However, the achieved delay (subnanosecond) is far from the estimated requirement of 100 ns. Switched-capacitor circuits could be used to generate longer delays in the analog domain [70], but nonidealities, such as charge sharing, clock feedthrough, and noise, must be addressed carefully. The second challenge relates to finding the optimal weights for different taps of the RF/analog canceler, which produces an optimum cancellation in real time. As the number of filter taps required to cover a broader range of environmental delays increases, the total number of weights of the canceler also increases. Thus, this makes the calibration of the AFE filter coefficients increasingly more complex and is becoming one of the grand challenges of future FD radio design. **Figure 12.** (a) A block diagram of a single-tap analog canceler with two fixed delays. (b) The effect of delay mismatch on SI cancellation for the analog canceler in (a). **Figure 13.** (a) The multitap RF analog canceler with different $\tau_f$ associated with various taps. (b) Conceptual achievable SI cancellation for environmental reflection signals by using multitap AFE and DBE cancelers. #### **Conclusions** This article presents an overview of methods for Tx SI cancellation toward FD integrated radios. An example of an integrated transceiver with 70-dB SI cancellation over 40-MHz bandwidth was described and shows promise with respect to achieving the level of performance required for FD operation, compatible with some commercial standards-based radios. The challenges presented by environmental reflections in an FD system and the SI cancellation requirements for longer delayed SI were explored. Although advancements have been achieved with respect to realizing integrated, single-chip FD radios, there are still significant problems that remain to be solved, particularly with respect to providing a comprehensive, end-to-end Rx solution that includes SI suppression from the air interface to the radio DBE. RF integrated circuit design for new radio SoCs that include numerous techniques to improve power and spectral efficiency will likely keep designers engaged for years to come! ### Acknowledgments This work was supported by NSF #1408575, SRC-Intel, CDADIC, Google, Qualcomm, and Marvell. ### References - [1] A. Abidi et al., "The future of CMOS wireless transceivers," in *Proc.* 1997 IEEE Int. Solid-State Circuits Conf., pp. 118–119. - [2] A. Rofougaran, J. Y. C. Chang, M. Rofougaran, S. Khorram, and A. A. Abidi, "A 1 GHz CMOS RF front-end IC with wide dynamic range," in *Proc. Solid-State Circuits Conf.*, 1995, pp. 250–253. - [3] T. D. Stetzler, I. G. Post, J. H. Havens, and M. Koyama, "A 2.7–4.5 V single chip GSM transceiver RF integrated circuit," *IEEE J. Solid-State Circuits*, vol. 30, no. 12, pp. 1421–1429, 1995. - [4] A. R. Shahani, D. K. Shaeffer, and T. H. Lee, "A 12-mW wide dynamic range CMOS front-end for a portable GPS receiver," *IEEE J. Solid-State Circuits*, vol. 32, no. 12, pp. 2061–2070, 1997. - [5] J. C. Rudell et al., "A 1.9-GHz wide-band IF double conversion CMOS receiver for cordless telephone applications," *IEEE J. Solid-State Circuits*, vol. 32, no. 12, pp. 2071–2088, 1997. - [6] J. A. Weldon et al., "A 1.75-GHz highly integrated narrow-band CMOS transmitter with harmonic-rejection mixers," *IEEE J. Solid-State Circuits*, vol. 36, no. 12, pp. 2003–2015, 2001. - [7] O. E. Erdogan et al., "A single-chip quad-band GSM/GPRS transceiver in 0.18 μm standard CMOS," in *Proc. ISSCC. 2005 IEEE Solid-State Circuits Conf.*, pp. 318–601. - [8] M. Simon, R. Weigel, B. Neurauter, and G. Marzinger, "A CMOS quad-band-SD-transceiver for GSM-EDGE with dual mode transmitter architecture for low noise and high linearity," in Proc. 2004 IEEE Radio Frequency Integrated Circuits (RFIC) Systems, pp. 431–434. - [9] M. Zargari et al., "A single-chip dual-band tri-mode CMOS transceiver for IEEE 802.11a/b/g wireless LAN," IEEE J. Solid-State Circuits, vol. 39, no. 12, pp. 2239–2249, 2004. - [10] A. Osseiran et al., "The foundation of the mobile and wireless communications system for 2020 and beyond: Challenges, enablers and technology solutions," in Proc. 2013 IEEE 77th Vehicular Technology Conf. (VTC Spring), pp. 1–5. - [11] S. Emami et al., "A 60GHz CMOS phased-array transceiver pair for multi-Gb/s wireless communications," in *Proc.* 2011 IEEE Int. Solid-State Circuits Conf., pp. 164–166. - [12] A. I. Sulyman, A. T. Nassar, M. K. Samimi, G. R. Maccartney, T. S. Rappaport, and A. Alsanie, "Radio propagation path loss models for 5G cellular networks in the 28 GHz and 38 GHz millimeterwave bands," *IEEE Commun. Mag*, vol. 52, no. 9, pp. 78–86, 2014. - [13] D. Bharadia and S. Katti, "Full duplex MIMO radios," in Proc. 11th USENIX Conf. Networked Systems Design and Implementation, Berkeley, CA, 2014, pp. 359–372. - [14] T. Dinc, A. Chakrabarti, and H. Krishnaswamy, "A 60 GHz CMOS full-duplex transceiver and link with polarization-based antenna and RF cancellation," *IEEE J. Solid-State Circuits*, vol. 51, no. 5, pp. 1125–1140, 2016. - [16] Yahoo! Finance, "T-Mobile US (TMUS) to deploy 600-MHz spectrum by year end," Aug. 11, 2017. [Online]. Available: https:// finance.yahoo.com/news/t-mobile-us-tmus-deploy-091709554.html - [17] B. Hamzeh, "Full duplex DOCSIS® 3.1 technology: Raising the ante with symmetric gigabit service," CableLabs, Feb. 16, 2016. [Online]. Available: https://www.cablelabs.com/full-duplex-docsis-3-1-technology-raising-the-ante-with-symmetric-gigabit-service/ - [18] D. J. van den Broek, E. A. M. Klumperink, and B. Nauta, "A self-interference cancelling front-end for in-band full-duplex wireless and its phase noise performance," in *Proc.* 2015 IEEE Radio Frequency Integrated Circuits Symposium (RFIC), pp. 75–78. - [19] M. Duarte et al. "Design and characterization of a full-duplex multiantenna system for WiFi networks," *IEEE Trans. Veh. Technol*, vol. 63, no. 3, pp. 1160–1177, 2014. - [20] J. I. Choi, M. Jain, K. Srinivasan, P. Levis, and S. Katti, "Achieving single channel, full duplex wireless communication," in *Proc. 16th Annu. Int. Conf. Mobile Computing and Networking*, New York, 2010, pp. 1–12. - [21] E. Ahmed, A. M. Eltawil, Z. Li, and B. A. Cetiner, "Full-duplex systems using multireconfigurable antennas," *IEEE Trans. Wireless Commun.*, vol. 14, no. 11, pp. 5971–5983, 2015. - [22] J. Zhou, T. H. Chuang, T. Dinc, and H. Krishnaswamy, "Integrated wideband self-interference cancellation in the RF domain for FDD and full-duplex wireless," *IEEE J. Solid-State Circuits*, vol. 50, no. 12, pp. 3015–3031, 2015. - [23] M. Chung, M. S. Sim, J. Kim, D. K. Kim, and C. B. Chae, "Prototyping real-time full duplex radios," *IEEE Commun. Mag.*, vol. 53, no. 9, pp. 56–63, 2015. - [24] B. Debaillie et al., "Analog/RF solutions enabling compact full-duplex radios," *IEEE J. Sel. Areas Commun.*, vol. 32, no. 9, pp. 1662–1673, 2014. - [25] S. B. Venkatakrishnan, E. A. Alwan, and J. L. Volakis, "Wideband RF self-interference cancellation circuit for phased array simultaneous transmit and receive systems," *IEEE Access*, vol. 6, pp. 3425– 3432, Jan. 2018. - [26] C. E. Fay and R. L. Comstock, "Operation of the ferrite junction circulator," *IEEE Trans. Microw. Theory Techn.*, vol. 13, no. 1, pp. 15–27, 1965. - [27] Skyworks, "SKYFR-000892: 2400–2500 MHz single junction robust lead circulator," Apr. 2011. [Online]. Available: http://www .skyworksinc.com/uploads/documents/SKYFR\_000892\_1.pdf - [28] N. Reiskarimian, J. Zhou, and H. Krishnaswamy, "A CMOS passive LPTV nonmagnetic circulator and its application in a full-duplex receiver," *IEEE J. Solid-State Circuits*, vol. 52, no. 5, pp. 1358–1372, 2017. - [29] T. Zhang, A. Najafi, C. Su, and J. C. Rudell, "18.1 A 1.7-to-2.2 GHz full-duplex transceiver system with 50 dB self-interference cancellation over 42 MHz bandwidth," in *Proc.* 2017 IEEE Int. Solid-State Circuits Conf. (ISSCC), pp. 314–315. - [30] B. van Liempd, A. Visweswaran, S. Ariumi, S. Hitomi, P. Wambacq, and J. Craninckx, "Adaptive RF front-ends using electrical-balance duplexers and tuned SAW resonators," *IEEE Trans. Microw. Theory Techn.*, vol. 65, no. 11, pp. 4621–4628, 2017. - [31] S. H. Abdelhalem, P. S. Gudem, and L. E. Larson, "Tunable CMOS integrated duplexer with antenna impedance tracking and high isolation in the transmit and receive bands," *IEEE Trans. Microw. Theory Techn.*, vol. 62, no. 9, pp. 2092–2104, 2014. - [32] M. Mikhemar, H. Darabi, and A. A. Abidi, "A multiband RF antenna duplexer on CMOS: Design and performance," *IEEE J. Solid-State Circuits*, vol. 48, no. 9, pp. 2067–2077, 2013. - [33] I. Fabiano, M. Ramella, D. Manstretta, and R. Castello, "A 25 dBm IIP3 1.7-2.1 GHz FDD receiver front end with integrated hybrid - transformer in 28 nm CMOS," $IEEE\ Trans.\ Microw.\ Theory\ Techn.,$ vol. 65, no. 11, pp. 4677–4688, 2017. - [34] E. Everett, A. Sahai, and A. Sabharwal, "Passive self-interference suppression for full-duplex infrastructure nodes," *IEEE Trans. Wireless Commun*, vol. 13, no. 2, pp. 680–694, 2014. - [35] K. Wang, R. Zhang, Z. Zhong, X. Zhang, and X. Pang, "Measurement of self-interference channels for full-duplex relay in an urban scenario," in *Proc. 2017 IEEE Int. Conf. Communications* Workshops, pp. 1153–1158. - [36] N. Reiskarimian, M. B. Dastjerdi, J. Zhou, and H. Krishnaswamy, "18.2 highly-linear integrated magnetic-free circulator-receiver for full-duplex wireless," in *Proc.* 2017 IEEE Int. Solid-State Circuits Conf. (ISSCC), pp. 316–317. - [37] B. van Liempd et al., "A 70 dBm IIP3 electrical-balance duplexer for highly integrated tunable front-ends," *IEEE Trans. Microw. The*ory Techn., vol. 64, no. 12, pp. 4274–4286, 2016. - [38] E. Manuzzato, J. Tamminen, M. Turunen, D. Korpi, F. Granelli, and M. Valkama, "Digitally-controlled electrical balance duplexer for transmitter-receiver isolation in full-duplex radio," in *Proc. Eu*ropean Wireless Conf. 2016, pp. 1–8. - [39] T. Zhang, A. R. Suvarna, V. Bhagavatula, and J. C. Rudell, "An integrated CMOS passive self-interference mitigation technique for FDD radios," *IEEE J. Solid-State Circuits*, vol. 50, no. 5, pp. 1176–1188, 2015. - [40] K. D. Chu, M. Katanbaf, C. Su, T. Zhang, and J. C. Rudell, "Integrated CMOS transceivers design towards flexible full duplex (FD) and frequency division duplex (FDD) systems," in *Proc. 2018 IEEE Custom Integrated Circuits Conf. (CICC)*, pp. 1–11. - [41] H. Kim, S. Woo, S. Jung, and K. H. Lee, "A CMOS transmitter leakage canceller for WCDMA applications," *IEEE Trans. Microw. Theory Techn.*, vol. 61, no. 9, pp. 3373–3380, 2013. - [42] J. Zhou, P. R. Kinget, and H. Krishnaswamy, "A blocker-resilient wideband receiver with low-noise active two-port cancellation of >0 dBm Tx leakage and Tx noise in Rx band for FDD co-existence," in *Proc. IEEE Int. Solid-State Circuits Conf.*, 2014, pp. 352–353. - [43] S. Ramakrishnan, L. Calderin, A. Puglielli, E. Alon, A. Niknejad, and B. Nikolić, "A 65 nm CMOS transceiver with integrated active cancellation supporting FDD from 1 GHz to 1.8 GHz at +12.6 dBm Tx power leakage," in *Proc. 2016 IEEE Symposium on VLSI Circuits*, pp. 1–2. - [44] D. J. van den Broek, E. A. M. Klumperink, and B. Nauta, "An inband full-duplex radio receiver with a passive vector modulator downmixer for self-interference cancellation," *IEEE J. Solid-State Circuits*, vol. 50, no. 12, pp. 3003–3014, 2015. - [45] A. E. Sayed et al., "A full-duplex receiver with 80 MHz bandwidth self-interference cancellation circuit using baseband Hilbert transform equalization," in Proc. 2017 IEEE Radio Frequency Integrated Circuits Symp. (RFIC), pp. 360–363. - [46] H. Khatri, P. S. Gudem, and L. E. Larson, "An active transmitter leakage suppression technique for CMOS SAW-less CDMA receivers," *IEEE J. Solid-State Circuits*, vol. 45, no. 8, pp. 1590–1601, 2010. - [47] T. Zhang, A. R. Suvarna, V. Bhagavatula, and J. C. Rudell, "An integrated CMOS passive transmitter leakage suppression technique for FDD radios," in *Proc. 2014 IEEE Radio Frequency Integrated Circuits Symp.*, pp. 43–46. - [48] T. Zhang, Y. Chen, C. Huang, and J. C. Rudell, "A low-noise reconfigurable full-duplex front-end with self-interference cancellation and harmonic-rejection power amplifier for low power radio applications," in *Proc. 43rd IEEE European Solid State Circuits Conf.*, 2017, pp. 336–339. - [49] H. Khatri, P. S. Gudem, and L. E. Larson, "A SAW-less CMOS CDMA receiver with active Tx filtering," in *Proc.* 2009 IEEE Custom Integrated Circuits Conf., pp. 379–382. - [50] V. Aparin, G. J. Ballantyne, C. J. Persico, and A. Cicalini, "An integrated LMS adaptive filter of Tx leakage for CDMA receiver front ends," *IEEE J. Solid-State Circuits*, vol. 41, no. 5, pp. 1171– 1182 2006 - [51] D. Yang and A. Molnar, "A widely tunable active duplexing transceiver with same-channel concurrent Rx/Tx and 30 dB Rx/Tx iso- - lation," in Proc. 2014 IEEE Radio Frequency Integrated Circuits Symp., pp. 321–324. - [52] C. Huang, Y. Chen, T. Zhang, V. Sathe, and J. C. Rudell, "A 40 nm CMOS single-ended switch-capacitor harmonic-rejection power amplifier for ZigBee applications," in Proc. 2016 IEEE Radio Frequency Integrated Circuits Symp., pp. 214–217. - [53] W. G. Ho, V. Singh, K. Cho, R. Srinivasan, and R. Gharpurey, "A full-duplex transceiver front-end employing inverse class-D power amplifiers," in *Proc.* 2016 IEEE Dallas Circuits and Systems Conf. (DCAS), pp. 1–4. - [54] D. Bharadia, E. McMilin, and S. Katti, "Full duplex radios," in Proc. ACM SIGCOMM 2013 Conf. on SIGCOMM, New York, pp. 375–386. - [55] D. Korpi et al., "Full-duplex mobile device: Pushing the limits," IEEE Commun. Mag., vol. 54, no. 9, pp. 80–87, 2016. - [56] M. S. Sim, M. Chung, D. Kim, J. Chung, D. K. Kim, and C. B. Chae, "Nonlinear self-interference cancellation for full-duplex radios: From link-level and system-level performance perspectives," *IEEE Commun. Mag.*, vol. 55, no. 9, pp. 158–167, 2017. - [57] Y. Liu, X. Quan, W. Pan, and Y. Tang, "Digitally assisted analog interference cancellation for in-band full-duplex radios," *IEEE Commun. Lett.*, vol. 21, no. 5, pp. 1079–1082, 2017. - [58] A. Kiayani et al., "Adaptive nonlinear RF cancellation for improved isolation in simultaneous transmit and receive systems," IEEE Trans. Microw. Theory Techn., vol. 66, no. 5, pp. 2299–2312, 2018. - [59] Bluetooth, "Core specifications," 2018. [Online]. Available: https://www.bluetooth.com/specifications/bluetooth-core-specification - [60] National Telecommunications and Information Administration, "LTE (FDD) technical characteristics," 2018. [Online]. Available: https://www.ntia.doc.gov/files/ntia/meetings/lte\_technical\_ characteristics.pdf - [61] B. Razavi, RF Microelectronics, 2nd ed. Englewood Cliffs, NJ: Prentice-Hall, 2012. - [62] K. Chu, M. Katanbaf, C. Su, T. Zhang, and J. C. Rudell, "A broad-band and deep-Tx self-interference cancellation technique for full-duplex and frequency-domain-duplex transceiver applications," in *Proc.* 2018 IEEE Int. Solid-State Circuits Conf. (ISSCC), pp. 170–172. - [63] T. Zhang, C. Su, A. Najafi, and J. C. Rudell, "Wideband dualinjection path self-interference cancellation architecture for fullduplex transceivers," *IEEE J. Solid-State Circuits*, vol. 53, no. 6, pp. 1563–1576, 2018. - [64] M. Elkholy, M. Mikhemar, H. Darabi, and K. Entesari, "Low-loss integrated passive CMOS electrical balance duplexers with singleended LNA," *IEEE Trans. Microw. Theory Techn.*, vol. 64, no. 5, pp. 1544–1559, 2016. - [65] Y. Maeda, K. Takaya, and N. Kuwabara, "Experimental investigation of propagation characteristics and performance of 2.4-GHz ISM-band wireless LAN in various indoor environments," *IEICE Trans. Commun.*, vol. E82-B, no. 10, pp. 1677–1683, 1999. - [66] X. Wu, Y. Shen, and Y. Tang, "The power delay profile of the single-antenna full-duplex self-interference channel in indoor environments at 2.6 GHz," *IEEE Antennas Wireless Propag. Lett.*, vol. 13, pp. 1561–1564, Aug. 2014. - [67] Y. S. Choi and H. Shirani-Mehr, "Simultaneous transmission and reception: Algorithm, design and system level performance," *IEEE Trans. Wireless Commun.*, vol. 12, no. 12, pp. 5992–6010, 2013. - [68] S. K. Garakoui, E. A. M. Klumperink, B. Nauta, and F. E. van Vliet, "Compact cascadable gm-C all-pass true time delay cell with reduced delay variation over frequency," *IEEE J. Solid-State Circuits*, vol. 50, no. 3, pp. 693–703, 2015. - [69] T. S. Chu, J. Roderick, and H. Hashemi, "An integrated ultra-wideband timed array receiver in 0.13 µm CMOS using a path-sharing true time delay architecture," *IEEE J. Solid-State Circuits*, vol. 42, no. 12, pp. 2834–2850, 2007. - [70] C. Thakkar, N. Narevsky, C. D. Hull, and E. Alon, "Design techniques for a mixed-signal I/Q 32-coefficient Rx-feedforward equalizer, 100-coefficient decision feedback equalizer in an 8 Gb/s 60 GHz 65 nm LP CMOS receiver," IEEE J. Solid-State Circuits, vol. 49, no. 11, pp. 2588–2607, 2014. NN.